Part Number Hot Search : 
M5S26BJ M5S26BJ EP100 C1963P Q4015L9 C6H7XX M5S26BJ 08226
Product Description
Full Text Search
 

To Download 530SC22M0000DGR Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. 1.1 6/07 copyright ? 2007 by silicon laboratories si530/531 si530/531 c rystal o scillator (xo) (10 mh z to 1.4 gh z ) features applications description the si530/531 xo utilizes silicon laboratories? advanced dspll ? circuitry to provide a low jitter clock at high frequencies. the si530/531 is available with any-rate output frequency from 10 to 945 mhz and select frequencies to 1400 mhz. unlike a traditional xo, where a different crystal is required for each output frequency, the si530/531 uses one fixed crystal to provide a wide range of output frequencies. this ic based approach allows the crystal resonator to provide exceptional frequency stability and reliability. in addition, dspll clock synthesis provides superior supply noise rejection, simplifying the task of generating low jitter clocks in noisy environments typically found in communication systems. the si530/531 ic based xo is factory configurable for a wide variety of user specifications including frequency, supply voltage, output format, and temperature stability. specific configurations are factory programmed at time of shipment, thereby eliminating long lead times associated with custom oscillators. functional block diagram available with any-rate output frequencies from 10 mhz to 945 mhz and select frequencies to 1.4 ghz 3rd generation dspll ? with superior jitter performance 3x better frequency stability than saw-based oscillators internal fixed crystal frequency ensures high reliability and low aging available cmos, lvpecl, lvds, and cml outputs 3.3, 2.5, and 1.8 v supply options industry-standard 5 x 7 mm package and pinout pb-free/rohs-compliant sonet/sdh networking sd/hd video test and measurement clock and data recovery fpga/asic clock generation fixed frequency xo any-rate 10?1400 mhz dspll ? clock synthesis v dd clk+ clk? oe gnd ordering information: see page 7. pin assignments: see page 6. (top view) si5602 1 2 3 6 5 4 gnd oe v dd clk+ clk? nc 1 2 3 6 5 4 gnd nc v dd clk nc oe 1 2 3 6 5 4 gnd nc v dd clk+ clk? oe si530 (lvds/lvpecl/cml) si530 (cmos) si531 (lvds/lvpecl/cml) r evision d
si530/531 2 rev. 1.1 1. electrical specifications table 1. recommended operating conditions parameter symbol test condition min typ max units supply voltage 1 v dd 3.3 v option 2.97 3.3 3.63 v 2.5 v option 2.25 2.5 2.75 1.8 v option 1.71 1.8 1.89 supply current i dd output enabled lvpecl cml lvds cmos ? ? ? ? 111 99 90 81 121 108 98 88 ma tristate mode ? 60 75 output enable (oe) 2 v ih 0.75 x v dd ?? v v il ??0.5 operating temperature range t a ?40 ? 85 oc notes: 1. selectable parameter specified by part number. see section 3. "ordering information" on page 7 for further details. 2. oe pin includes a 17 k ? pullup resistor to v dd . table 2. clk output frequency characteristics parameter symbol test condition min typ max units nominal frequency 1,2 f o lvpecl/lvds/cml 10 ? 945 mhz cmos 10 ? 160 initial accuracy f i measured at +25 c at time of shipping ? 1.5 ? ppm temperature stability 1,3 ?7 ?20 ?50 ? ? ? +7 +20 +50 ppm aging f a frequency drift over first year ? ? 3 ppm frequency drift over 15 year life ? ? 10 ppm notes: 1. see section 3. "ordering information" on page 7 for further details. 2. specified at time of order by part number. also availabl e in frequencies from 970 to 1134 mhz and 1213 to 1417 mhz. 3. selectable parameter specified by part number. 4. time from powerup or tristate mode to f o .
si530/531 rev. 1.1 3 total stability temp stability = 7 ppm ? ? 20 ppm temp stability = 20 ppm ? ? 31.5 ppm temp stability = 50 ppm ? ? 61.5 ppm powerup time 4 t osc ??10ms table 3. clk output levels and symmetry parameter symbol test condition min typ max units lvpecl output option 1 v o mid-level v dd ? 1.42 ? v dd ? 1.25 v v od swing (diff) 1.1 ? 1.9 v pp v se swing (single-ended) 0.55 ? 0.95 v pp lvds output option 2 v o mid-level 1.125 1.20 1.275 v v od swing (diff) 0.5 0.7 0.9 v pp cml output option 2 v o mid-level ? v dd ? 0.75 ? v v od swing (diff) 0.70 0.95 1.20 v pp cmos output option 3 v oh i oh =32ma 0.8 x v dd ? v dd v v ol i ol =32ma ? ? 0.4 rise/fall time (20/80%) t r, t f lvpecl/lvds/cml ? ? 350 ps cmos with c l =15pf ? 1 ? ns symmetry (duty cycle) sym lvpecl: v dd ? 1.3 v (diff) lvds: 1.25 v (diff) cmos: v dd /2 45 ? 55 % notes: 1. 50 ? to v dd ? 2.0 v. 2. r term = 100 ? (differential). 3. c l = 15 pf table 2. clk output frequency characteristics (continued) parameter symbol test condition min typ max units notes: 1. see section 3. "ordering information" on page 7 for further details. 2. specified at time of order by part number. also availabl e in frequencies from 970 to 1134 mhz and 1213 to 1417 mhz. 3. selectable parameter specified by part number. 4. time from powerup or tristate mode to f o .
si530/531 4 rev. 1.1 table 4. clk output phase jitter parameter symbol test condition min typ max units phase jitter (rms)* for f out > 500 mhz j 12 khz to 20 mhz (oc-48) ? 0.25 0.40 ps 50 khz to 80 mhz (oc-192) ? 0.26 0.37 phase jitter (rms)* for f out of 125 to 500 mhz j 12 khz to 20 mhz (oc-48) ? 0.36 0.50 ps 50 khz to 20 mhz (oc-192) ? 0.34 0.42 *note: differential modes: lvpecl/ lvds/cml. refer to an25 6 for further information. table 5. clk output period jitter parameter symbol test condition min typ max units period jitter* j per rms ? 2 ? ps peak-to-peak ? 14 ? *note: any output mode, incl uding cmos, lvpecl, lvds, cml. n = 1000 cycles . refer to an279 fo r further information. table 6. clk output phase noise (typical) offset frequency (f) 120.00 mhz lvds 156.25 mhz lvpecl 622.08 mhz lvpecl units 100 hz 1khz 10 khz 100 khz 1mhz 10 mhz 100 mhz ?112 ?122 ?132 ?137 ?144 ?150 n/a ?105 ?122 ?128 ?135 ?144 ?147 n/a ?97 ?107 ?116 ?121 ?134 ?146 ?148 dbc/hz
si530/531 rev. 1.1 5 table 7. absolute maximum ratings 1 parameter symbol rating units maximum operating temperature t amax 85 oc supply voltage v dd ?0.5 to +3.8 volts input voltage (any input pin) v i ?0.5 to v dd + 0.3 volts storage temperature t s ?55 to +125 oc esd sensitivity (hbm, per jesd22-a114) esd 2500 volts soldering temperature (pb-free profile) 2 t peak 260 oc soldering temperature time @ t peak (pb-free profile) 2 t p 20?40 seconds notes: 1. stresses beyond those listed in absolute maximum ratings may cause permanent damage to the device. functional operation or specification co mpliance is not implied at these conditions. exposure to maximum rating conditions for extended periods may affect device reliability. 2. the device is compliant with jedec j-std-020c. refer to si5xx packaging faq available for download at www.silabs.com/vcxo for further information, including soldering profiles. table 8. environmental compliance the si530/531 meets the following qualification test requirements. parameter conditions/test method mechanical shock mil-std-883f, method 2002.3 b mechanical vibration mil-std-883f, method 2007.3 a solderability mil-std-8 83f, method 203.8 gross & fine leak mil-std-883f, method 1014.7 resistance to solvents mil-std-883f, method 2016
si530/531 6 rev. 1.1 2. pin descriptions table 9. pinout for si530 series pin symbol lvds/lvpecl/cml function cmos function 1 oe (cmos only)* no connection output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled 2 oe (lvpecl,lvds, cml)* output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled no connection 3 gnd electrical and case ground electrical and case ground 4 clk+ oscillator output oscillator output 5 clk? complementary output no connection 6v dd power supply voltage power supply voltage *note: oe includes a 17 k ? pullup resistor to v dd . table 10. pinout for si531 series pin symbol lvds/lvpecl/cml function 1 oe (lvpecl, lvds, cml)* output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled 2 no connection no connection 3 gnd electrical and case ground 4 clk+ oscillator output 5 clk? complementary output 6v dd power supply voltage *note: oe includes a 17 k ? pullup resistor to v dd . 1 2 3 6 5 4 gnd nc v dd clk nc oe (top view) 1 2 3 6 5 4 gnd oe v dd clk+ clk? nc 1 2 3 6 5 4 gnd nc v dd clk+ clk? oe si530 lvds/lvpecl/cml si530 cmos si531 lvds/lvpecl/cml
si530/531 rev. 1.1 7 3. ordering information the si530/531 xo su pports a variety of options incl uding frequency, temp erature stability, ou tput forma t, and v dd . specific device configurations are programmed into the si530/531 at time of shipment. configurations can be specified using the part number conf iguration chart below. silicon labora tories provides a web browser-based part number configuration utility to simplify this proc ess. refer to www.silabs.com/vcxopartnumber to access this tool and for further ordering instructions. the si530 a nd si531 xo series are supplied in an industry-standard, rohs compliant, 6-pad, 5 x 7 mm package. the si531 series supports an alternate oe pinout (pin #1) for the lvpecl, lvds, and cml output formats. see tables 9 and 10 for the pi nout differences bet ween the si530 and si531 series. figure 1. part number convention 53x x xxxmxxx x 1 st option code v dd output format output enable polarity a 3.3 lvpecl high b 3.3 lvds high c3.3cmos high d3.3cml high e 2.5 lvpecl high f 2.5 lvds high g2.5cmos high h2.5cml high j 1.8 cmos high k1.8cml high m 3.3 lvpecl low n 3.3 lvds low p 3.3 cmos low q 3.3 cml low r 2.5 lvpecl low s 2.5 lvds low t 2.5 cmos low u 2.5 cml low v 1.8 cmos low w 1.8 cml low note : cmos available to 160 mhz. d g r frequency (e.g., 622m080 is 622.080 mhz) available frequency range is 10 to 945 mhz, 970 to 1134 mhz, and 1213 to 1417 mhz. the position of ?m? shifts to denote higher or lower frequencies. if the frequency of interest requires greater than 6 digit resolution, a six digit code will be assigned for the specific frequency. tape & reel packaging blank = trays operating temp range (c) g -40 to +85c part revision letter 530 or 531 xo product family example p/n: 530ab622m080dgr is a 5 x 7 xo in a 6 pad package. the frequency is 622.080 mhz, with a 3.3 v supply, lvpecl outpu t, and output enable active high polarity. temperature stability is s pecifed as 20 ppm. the part is specified for ?40 to +85 c ambient temperature range operation and is shipped in tape and reel format. 2 nd option code code temperature stability (ppm, max, ) total stablility (ppm, max, ) a 50 61.5 b 20 31.5 c 7 20
si530/531 8 rev. 1.1 4. outline diagram and suggested pad layout figure 2 illustrates the package details fo r the si530/531. table 11 lists the val ues for the dimensio ns shown in the illustration. figure 2. si530/531 outline diagram table 11. package diagram dimensions (mm) dimension min nom max a 1.45 1.65 1.85 b1.21.41.6 c0.60 typ. d 7.00 bsc. d1 6.10 6.2 6.30 e 2.54 bsc. e 5.00 bsc. e1 4.30 4.40 4.50 l 1.07 1.27 1.47 s 1.815 bsc. r 0.7 ref. aaa ? ? 0.15 bbb ? ? 0.15 ccc ? ? 0.10 ddd ? ? 0.10
si530/531 rev. 1.1 9 5. si530/si531 ma rk specification figure 3 illustrates the mark specif ication for the si530/si531. ta ble 12 lists the line information. figure 3. mark specification table 12. si53x top mark description line position description 1 1?10 ?silabs?+ part family number, 5xx (first 3 characters in part number) 2 1?10 si530, si531: option1 + option2 + freq(7) + temp si532, si533, si534, si530/si531 w/ 8-digit resolution: option1 + option2 + confignum(6) + temp 3 trace code position 1 pin 1 orientation mark (dot) position 2 product revision (d) position 3?6 tiny trace code (4 alphanumeric charac ters per assembly release instructions) position 7 year (least significant year digit), to be assigned by assembly site (ex: 2007 = 7) position 8?9 calendar work week number (1?53), to be assigned by assembly site position 10 ?+? to indicate pb-free and rohs-compliant silabs 123 123 4 5 6 r t t t t y w w + 1 2 3 4 5 6 7 8 9 0
si530/531 10 rev. 1.1 6. 6-pin pcb land pattern figure 4 illustrates the 6-pin pcb land pa ttern for the si530/ 531. table 13 lists the values for the dimensions shown in the illustration. figure 4. si530/531 pcb land pattern table 13. pcb land pattern dimensions (mm) dimension min max d2 5.08 ref e 2.54 bsc e2 4.15 ref gd 0.84 ? ge 2.00 ? vd 8.20 ref ve 7.30 ref x1.70 typ y2.15 ref zd ? 6.78 ze ? 6.30 notes: 1. dimensioning and tolerancing per the ansi y14.5m-1994 specification. 2. land pattern design based on ipc-7351 guidelines. 3. all dimensions shown are at ma ximum material condition (mmc). 4. controlling dimension is in millimeters (mm).
si530/531 rev. 1.1 11 d ocument c hange l ist revision 0.4 to revision 0.5 updated table 1, ?recommended operating conditions,? on page 2. added maximum supply current specifications. specified relationship between temperature at startup and operation temperature. updated table 4, ?clk output phase jitter,? on page 4 to include maximum rms jitter generation specifications and updated typical rms jitter specifications. added table 6, ?clk output phase noise (typical),? on page 4. added output enable active polarity as an option in figure 1, ?part number convention,? on page 7. revision 0.5 to revision 1.0 updated note 3 in table 1, ?recommended operating conditions,? on page 2. updated figure 1, ?part number convention,? on page 7. revision 1.0 to revision 1.1 updated table 1, ?recommended operating conditions,? on page 2. device maintains stable operation over ?40 to +85 oc operating temperature range. supply current specifications updated for revision d. updated table 2, ?clk output frequency characteristics,? on page 2. added specification for 20 ppm lifetime stability (7 ppm temperature stability) xo. updated table 3, ?clk output levels and symmetry,? on page 3. updated lvds differential peak-peak swing specifications. updated table 4, ?clk output phase jitter,? on page 4. updated table 5, ?clk outp ut period jitter,? on page 4. revised period jitter specifications. updated table 7, ?absolute maximum ratings 1 ,? on page 5 to reflect the soldering temperature time at 260 oc is 20?40 sec per jedec j-std-020c. updated 3. "ordering information" on page 7. changed ordering instructions to revision d. added 5. "si530/si531 mark specification" on page 9.
si530/531 12 rev. 1.1 c ontact i nformation silicon laboratories inc. 400 west cesar chavez austin, tx 78701 tel: 1+(512) 416-8500 fax: 1+(512) 416-9669 toll free: 1+(877) 444-3032 email: vcxoinfo@silabs.com internet: www.silabs.com silicon laboratories, silicon labs, and dspll are trademarks of silicon laboratories inc. other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders. the information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. silicon laboratories assumes no responsibility for errors and omissions, and disclaims responsib ility for any consequences resu lting from the use of information included herein. a dditionally, silicon laboratorie s assumes no responsibility for the functioning of und escribed features or parameters. silicon laboratories reserves the right to make changes without further notice . silicon laboratories makes no wa rranty, rep- resentation or guarantee regarding the suitability of its products for any particular purpose, nor does silicon laboratories as sume any liability arising out of the application or use of any product or circuit, and s pecifically disclaims any an d all liability, including wi thout limitation conse- quential or incidental damages. silicon laborat ories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the silicon laboratories product could create a s ituation where per- sonal injury or death may occur. should buyer purchase or us e silicon laboratories products for any such unintended or unauthor ized ap- plication, buyer shall indemnify and hold silicon laboratories harmless against all claims and damages.


▲Up To Search▲   

 
Price & Availability of 530SC22M0000DGR

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X